# High-Performance Emerging Solid-State Memory Technologies

Herb Goronkin and Yang Yang, Guest Editors

## Abstract

This article introduces the November 2004 issue of *MRS Bulletin* on the state of the art in solid-state memory and storage technologies. The memory business drives hundreds of billions of dollars in sales of electronic equipment per year. The incentive for continuing on the historical track outlined by Moore's law is huge, and this challenge is driving considerable investment from governments around the world as well as in private industry and universities. The problem is this: recognizing that current approaches to semiconductor-based memory are limited, what new technologies can be introduced to continue or even accelerate the pace of complexity? The articles in this issue highlight several commercially available memories, as well as memory technologies that are still in the research and development stages. What will become apparent to the reader is the huge diversity of approaches to this problem.

Keywords: solid-state memory, storage technology.

The world seems to have an insatiable appetite for solid-state integrated circuit memory. History shows that any memory density on the Moore's law curve is only a stepping stone to the next more complex node. Driving this escalation of complexity is the consumer's need to move from simple mathematical calculations and word processing that required only kilobits of memory to audio and movie downloads needing gigabits of memory. Near-term market demands for applications such as real-time on-demand movie viewing will require memory densities in the multi-gigabit range that can operate with communication devices in the hundreds of megabits range. But, even though the memory industry has kept pace and even facilitated challenging applications, the combination of physical barriers and cost escalation appear to be drawing Moore's law to a close, as transistors are becoming too small to function properly. Undesirable quantum effects such as electron tunneling through the gate oxide and excessive electric fields arising from small spacings preclude satisfactory operation.

Current integrated circuit memory elements are fabricated in silicon using extremely complex fabrication techniques. The exquisitely controlled interplay of chemical and physical processes that is required to fabricate hundred of millions of transistors and memory elements in a chip no larger than a couple of centimeters on a side is truly one of the wonders of the technological world. Processes that are seemingly incompatible are made to work together in a reproducible and repeatable way to produce chips of such high reliability that they can continuously operate for ten years or more in a temperature range that covers at least from 0°C to 130°C. But these processes—lithography, etching, deposition, etc.—are currently working near their limits of resolution; indeed, moving past the 30 nm node will be rather difficult. At the same time, the fundamental building blocks of integrated circuits, CMOS (complementary metal oxide semiconductor) transistors, are becoming more and more leaky as they are made smaller. Electric charge can leak through the gate oxide and from source to

drain through the substrate, making the transistors unstable as memory sources.

The memory business drives hundreds of billions of dollars in sales of electronic equipment per year. Two of the major driving forces of this market are computers and wireless communication devices. The incentive for continuing on Moore's law is huge, and this challenge is prompting considerable investment from governments around the world as well as in private industry and universities. The problem is this: recognizing that current approaches to semiconductor-based memory are limited, what new technologies can be introduced to continue or even accelerate the pace of complexity?

Semiconductor memories fall into two rough categories, volatile and nonvolatile. Dynamic random-access memory (DRAM) is volatile, meaning that as charge leaks out of the memory capacitor, it must be refreshed. When memory density was relatively low, the total chip power dissipation required for refresh was also low. As memory density increased, the refresh rate of about 1-10 ms/Mbit resulted in increasingly greater energy expenditures; now the current density of DRAM, presently at 512 Mbit and moving to 1 Gbit, requires refresh energies that can dominate the power dissipation budget of the chip during standby operation.

Radically new approaches to this problem address the issues of refresh rate, memory element charge density, and process cost. Collier et al.<sup>1</sup> and Duan et al.<sup>2</sup> approach these issues by utilizing the oxidation and reduction states of specialized molecules to store ones and zeros. Collier et al. have reported on memory cells using rotaxane in which the molecular memory is the rapid reversible conductance switching of molecules attached between two electrodes.3 Kuhr et al. (in this issue) use self-assembled porphyrin molecules that are oxidized or reduced through the application of an electric field to set the two memory states.

In spite of its increasingly higher power dissipation, DRAM is the most widely used memory in computers because it is relatively fast and inexpensive. Since DRAM is volatile, information in memory is read into the hard disk at shutdown and then re-read back into DRAM at startup. Computers that have myriad applications take a long, finger-tapping time to boot up. If DRAM were replaced with a nonvolatile memory that was at least as fast, boot-up time would be almost instantaneous because all of the information contained in active memory at shutdown would be immediately available at startup. Several types of nonvolatile memory that

may be able to replace DRAM are in the research and development stage. Flash memory, a highly successful commercial nonvolatile memory, is too slow and needs higher voltages than DRAM to write information, so it is useful only in applications where those properties are acceptable to the user, for example, digital cameras and cell phones.

Because the application space for memory with unique properties is so vast, there are, seemingly, roles for many types. Computers need fast memories with high endurance that can operate for more than  $1 \times 10^{17}$  cycles at today's clock speeds. At the other end of the memory spectrum are games, smart cards, and PDAs that do not need such high endurance because information is entered less frequently. Researchers are, however, eager to find and develop a universal memory that can replace all current types.

In this issue of MRS Bulletin on High-Performance Emerging Solid-State Memory Technologies, several commercially available memories, as well as memory technologies in both research and development stages, are highlighted. Table I summarizes the distinguishing characteristics among the primary varieties. The common underlying theme of all of these articles is the further development of the respective technologies for the purpose of staying on the Moore's law complexity curve—increasing the number of memory elements-while retaining or What will become apparent to the reader is the huge diversity of approaches to this problem.

We start this issue with flash memory. Flash memory has a floating metal gate buried inside the oxide layer of a transistor, and the "0" or "1" state is determined by the charge storage status of the floating gate. Fazio presents the most recent developments in this technology that make it faster than the current generation of flash memory and can be run at a lower operating voltage.

Grynkewich et al. describe a nonvolatile memory in which current pulses change the magnetic polarization to store ones or zeros in high- or low-resistance states.<sup>4</sup>

Arimoto and Ishiwara describe another nonvolatile memory device in which an electrical impulse shifts the unit cell structure to change the ferroelectric polarization.<sup>5</sup>

Hudgens and Johnson describe yet another nonvolatile memory device using chalcogenides in which an electrical impulse changes the material phase between high- and low-resistance states.

Yang et al. introduce a thin-film organic/ nanoparticle memory device in which charges stored in the nanoparticles cause the organic/polymeric layers of the device to be either in the high or low electrical conductivity states.<sup>6</sup>

Kuhr et al. introduce another organic memory device in which custom-designed porphyrins are oxidized or reduced by an electrical impulse to store charge in a manner analogous to a DRAM capacitor.<sup>7</sup>

Silva et al. describe a quantum dot memory structure in which decoupled quantum dots replace the floating gate electrode to improve the performance and broaden the application of highly scaled flash-type memories.

Whether these memories are based on semiconductors, molecules, magnetic thin films, or other materials, all have a fundamental requirement: they must reside inside a silicon CMOS chip. CMOS is the technology that the world has accepted. Multibillion-dollar factories spit out millions of chips every day to satisfy the world's appetite for industrial and consumer electronic equipment. To be successful, any new technology that is intended to sustain the evolution of electronic memory must be compatible with CMOS processing. This is not a trivial issue; in fact, integrating a new technology into CMOS is one of the most challenging of semiconductor engineering projects. CMOS processes are highly complex admixtures of high-temperature processing, 30-45 levels of photolithographic masking to form devices, interconnects, vias (vertical connectors between interconnects and devices), isolation patterns, numerous and chemically varied dry-etch processes, and other procedures. The process modules have been carefully developed so that the highest temperature occurs early in the process and the lowest temperature is last. Structures that are closest to the silicon interface experience the highest process temperatures, while interconnects, interlayer dielectrics and passivation layers, which protect the chip from the environment in the package, nearer the top of the chip structure, experience the lowest temperatures.

Considering the memory approaches described in this issue, some devices of the memory elements will reside near the bottom silicon interface while others will be near the top of the chip. What drives these locations is the capability of the memory cell to withstand high temperature. For example, flash memory elements, including quantum dot and ferroelectric cells, are located near the bottom where the memory storage volume is part of the underlying transistor structure. The flash floating gate is polysilicon, which is deposited at rather high temperatures, and the ferroelectric gate of ferroelectric random-access memory (FeRAM) is also deposited at high temperatures. Subsequent layers of vias and interconnects are deposited at lower temperatures. Magnetoresitive random-access memory (MRAM) and the molecular memories reside near the top of the chip structure because high temperatures would degrade the materials and interfaces that are critical to performance of the memory cells. These families of memory storage cells are independent of the operation and performance of the pass transistors and can therefore be located in the position most favorable to their survival in the CMOS process.

The integration of new memory cells into CMOS involves issues of material compatibility, the most serious being the potential for contamination of the silicon fab line from materials in the memory structure that are not normally used in CMOS processing. Even a minute amount of such materials as gold, nickel, iron, zinc, and many others have the potential to find their way into the silicon lattice, where they can alter the operating properties of the transistors. Recognizing this potential, process lines that integrate such divergent technologies into the same chip must find ways to protect the underlying CMOS substrate while optimizing the performance of the new memory storage cells. The solution boils down to two things: time and money.

Let's take a look at the time needed to move an idea from proof-of-concept demonstration to commercialization. The major steps along the way take the idea from proof-of-concept to feasibility demonstration, development, and finally commercialization. Experience in high-technology industries shows that the time needed to move through these phases is typically ten years. Each step closer to commercialization involves increasing numbers of workers and equipment. A new memory technology, one that introduces new materials and disrupts the established CMOS process flow, often requires dedicated process facilities that are physically separated from the main process line in order to avoid cross-contamination. It is not at all unusual for a radically new device structure that is integrated into CMOS to cost several hundred million dollars to develop and take three to five years to fully ramp up for commercialization.

DRAM, SRAM, and flash memories are the current mainstay of semiconductorbased memories. All of these have serious performance and scaling limitations, and it is only by mitigating these limitations that new memory technologies have a chance to initially augment and finally displace the current leaders. Potential performance of the new memories is only the foot-in-the-door phase. Maintaining performance at a reasonable and competitive integration cost is the real key to ultimate adoption of the technology by the memory industry. As a colleague once explained, there are three factors that drive memory: cost, cost, and cost.

Through these articles in this issue of *MRS Bulletin*, the progress and potential of solid-state CMOS-based memory devices

are briefly presented. Judging by the rapid growth of digital technology in applications ranging from personal electronics to home and business applications and to novel military uses, the need for faster, cheaper, better memory devices will continue to push memory technology into an even more diverse and highly competitive business. This will lead to even more applications, many of which are waiting to be discovered. These revolutionary changes are rapidly approaching.

| Table I: Comparison of Various Memory Technologies. |                                                                                             |                                                                                                                                                    |                                                                                                                                                                                                    |
|-----------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Acronym or<br>Common Name<br>DRAM                   | Memory Technology<br>Dynamic random-access memory                                           | <b>Mode of Operation</b><br>Charge is stored on a capacitor<br>that is isolated from other<br>memory bits in the array by a<br>transistor.         | Key Characteristics<br>Charge leakage from the<br>capacitor is replenished by<br>refresh circuitry. Refresh<br>power dissipation increases<br>with memory density.                                 |
| FeRAM,<br>FRAM                                      | Ferroelectric random-access<br>memory                                                       | Two directions of remanent<br>polarization in a ferroelectric film<br>represent the two memory<br>states.                                          | A stored datum is read out by<br>detecting the polarization<br>reversal current of a<br>ferroelectric capacitor or the<br>drain current of a ferroelectric-<br>gate field-effect transistor.       |
| Flash memory                                        | Floating gate memory                                                                        | Charge on a floating gate<br>modifies the threshold voltage of<br>the underlying transistor.                                                       | High fields transfer charge to<br>and from the floating gate of a<br>metal oxide semiconductor<br>device, leading to relatively<br>slower writes compared to reads<br>and limited write endurance. |
| MRAM                                                | Magnetic tunnel junction random-<br>access memory, magnetoresistive<br>random-access memory | Parallel or opposite polarization<br>of two ferromagnetic films on<br>each side of a tunnel barrier<br>produce high- and low-<br>resistance paths. | The vector sum of magnetic<br>fields generated by short-<br>pulse currents set the<br>relative magnetization directions.<br>Currents through the bits are<br>used to read the states.              |
| ORAM                                                | Organic random-access memory                                                                | Memory states are set due to<br>the charge trapped in metallic<br>nanoparticles within the organic<br>material.                                    | A nonvolatile memory in which<br>organic layers are either in the<br>high- or low-conductance<br>modes, preset by extermal bias.                                                                   |
| OUM™                                                | Phase-change memory<br>(Ovonic Unified Memory™)                                             | Two solid-state phases having<br>different resistivities represent<br>the two memory states.                                                       | High reliability depends on<br>atom-positional switching<br>reproducibility of the two phases.                                                                                                     |
| QDOT                                                | Quantum dot memory                                                                          | A type of flash memory in which<br>the floating gate is replaced by a<br>number of randomly arranged<br>self-assembled quantum dots.               | Scales to small dimensions at<br>which a small number of<br>electrons in the quantum dot<br>can produce a large voltage<br>change in the transistor.                                               |
| SRAM                                                | Static random-access memory                                                                 | A transistor and its load are<br>latched by a second transistor<br>and load to maintain a memory<br>state.                                         | A fast memory that utilizes<br>more area than DRAM and<br>needs constant power to<br>maintain the memory state.                                                                                    |
| ZRAM                                                | Molecular random-access<br>memory                                                           | The oxidation state of porphyrin<br>molecules produces charge<br>states analogous to a DRAM<br>capacitor.                                          | Molecular memories can have<br>high charge densities and can<br>be scaled to nanosized<br>dimensions.                                                                                              |

#### **MRS BULLETIN/NOVEMBER 2004**

### References

 C.P. Collier, G. Mattersteig, E.W. Wong, Y. Luo, K. Beverly, J. Sampaio, F.M. Raymo, J.F. Stoddart, and J. R. Heath, *Science* 289 (2000) p. 1172.
X. Duan, Y. Huang, and C.M. Lieber, *Nano Lett.* 2 (2002) p. 487.
C.P. Collier, E.W. Wong, M. Belohradský,

F.M. Raymo, J.F. Stoddart, P.J. Kuekes, R.S.

Herb Goronkin, Guest Editor for this issue of *MRS Bulletin*, is president of Technology Acceleration Associates, an organization specializing in promoting R&D effectiveness and technology transfer. He was most recently vice president and director of Motorola's Physical Research Laboratories.

Following several industrial research assignments in compound semiconductors, silicon integrated circuits, optical sensors, and microwave semiconductor devices, he joined Motorola in 1977 to establish their GaAs electronics program, leading and codeveloping Motorola's early versions of heterostructure transistors for low-power, low-noise wireless applications and high-efficiency power transistors for cellular telephones, including the highefficiency heterostructure power transistor for the StarTac phone. In 1990, he won a 10-year program funded by Japan's Ministry of International Trade and Industry on quantum functional devices, which led to a practical microwave/ millimeter-wave wireless communication device and circuit technology, and in 1992, he joined and staffed the 10-year Atom Technology Project. In the mid-1990s, Goronkin's lab developed a new class of low-cost, high-density DNA biochips for the analysis of genetic mutations and spun the effort into a newly formed division in 1998. His groups refocused on microfluidic technology and demonstrated cell-to-DNA biological sample preparation and analysis in a single credit-card-sized cartridge.

In 1998, Goronkin started Motorola's nanoelectronics program and contributed to national efforts that led to the creation of the National Nanotechnology Initiative. He began exploratory investigations of magnetic random-access memory (MRAM) in 1993, launched the formal program in 1995, and continued to spearhead development of MRAM at Motorola until it was transferred from the research labs to manufacturing in 2000. His labs continued to explore radical scaling of MRAM memory elements as well as new device applications of spintronic structures and materials.

Goronkin established research laboratories and collaborations in Japan, France, and Italy to further the study and development of nanoelectronics for future integrated circuits, sensors, and communication applications. Additionally, he established active collaborations with universities in the United States, Japan, and Europe to explore a diverse research agenda that balanced the long- and near-term efforts in the total network. His organization

Williams, and J.R. Heath, Science 285 (1999) p. 391.

4. S. Tehrani, J.M. Slaughter, M. DeHerrera, B.N. Engel, N.D. Rizzo, J. Salter, M. Durlam, R.W. Dave, J. Janesky, B. Butcher, K. Smith, and G. Grynkewich, in *Proc. IEEE* **91** (2003) p. 703. 5. S.-M. Yoon and H. Ishiwara, in *IEEE Trans. on Electron Devices* **48** (2001) p. 2002.

> was especially successful in working with a number of universities and government laboratories in the area of spintronics.

Goronkin earned BA, MA, and PhD degrees in physics from Temple University. He is a fellow of the IEEE and a member of the American Physical Society and Sigma Xi. He has served on committees for numerous conferences and professional organizations. He holds more than 65 patents and has numerous publications. Goronkin received Motorola's Distinguished Innovator Award in 1992 and the Master Innovator Award in 1995. He was a member of Motorola's Science Advisory Board Associates and was named Senior Engineer of the Year in 1993 by the Phoenix Section of the IEEE. He was also a Motorola Dan Noble Fellow.

Goronkin serves on boards of companies, university research centers, and national laboratories. He serves as co-chair of the NanoBusiness Alliance Advisory Board and is a member of the governing board of the Center for Integrated Nanotechnologies. Goronkin can be

reached by e-mail at hgoronkin@cox.net.

Yang Yang, Guest Editor for this issue of *MRS Bulletin*, is a professor in the Department of Materials Science and Engi-



Herb Goronkin

neering at the University of California, Los Angeles. Yang obtained his PhD degree in physics and applied physics from the University of Massachusetts Lowell in 1992, under the supervision of Jayant Kumar and Sukant K. Tripathy. He did postdoctoral research on the photochemistry of the hole-burning effect at the Chemistry Department of the University of California, Riverside. He then joined UNIAX Corporation in Santa Barbara as a device physicist in late 1992 to work on polymer LEDs and transistors. While at UNIAX, he invented a conducting polymer/ITO composite electrode that lifted the lifetime and device efficiency of the PLEDs to the level of commercial application. In 1997, he joined UCLA's Department of Materials Science and Engineering as an assistant professor. He was promoted to associate professor and professor in 1998 and 2002, respectively.

Yang's research focuses on conjugated organics and polymer materials



Yang Yang

6. L.P. Ma, S. Pyo, J. Ouyang, Q. Xu, and Y.

7. K.M. Roth, D.T. Gryko, C. Clausen, J. Li, J.S.

Lindsey, D.F. Bocian, and W.G. Kuhr, J. Phys.

Yang, Appl. Phys. Lett. 82 (2003) p. 1419.

Chem. B 106 (2002) p. 8639.

and devices, such as light-emitting diodes, memory devices, transistors, and solar cells. His research group at UCLA is currently working on novel organic/ polymeric devices. His inventions include inkjet printing of polymer devices, highly efficient polymer LEDs, organic/ polymeric nonvolatile memory devices, highspeed organic diodes, and transparent polymer devices.

Yang has published more than 90 refereed papers, given more than 50 invited presentations on his research work, and has filed or been granted 22 U.S. patents. He has been honored with the Outstanding **Overseas Young Chinese** Scientist Award from the Natural Science Foundation of China (2004), the NSF Career Award (1998), and the 3M Young Investigator Award (1998).

Yang serves on the boards of several companies and on government committees. He is a co-founder of ORFID Corporation, a startup



Johan Åkerman



Yoshihiro Arimoto



Uygar Avci



Philip Brown



Mark Durlam

chemical-mechanical polishing processes, and nonvolatile randomaccess memories, particularly ferroelectric RAM and magnetic RAM, in the Electron Devices and Materials Laboratories. He is currently a senior research fellow in the System LSI Development Laboratories, Kawasaki, Japan.

Arimoto can be reached by e-mail at arimoto@jp.fujitsu.com.

Uygar Avci received double BS degrees in electrical engineering and physics from Bogazici University in Istanbul, Turkey, in 1999. He is currently working toward a PhD degree in applied and engineering physics at Cornell University.

Avci can be reached by e-mail at uea2@ cornell.edu.

Philip Brown joined Motorola in 2001 as a device engineer in the Advanced Module Development Lab within the Semiconductor Products Sector (now Freescale Semiconductor Inc.). There he worked on several process improvements for 0.18 µm Cu technology. Since 2002, he has worked on MRAM in the Technology Solutions Organization, the research arm of Freescale. He is involved in device characterization and reliability of magnetic tunnel junctions.

Brown received a BSc degree in electrical engineering and an MSc degree in electrical/ materials engineering from Florida International University. From 1997 to 2000, he was involved with the fabrication and characterization of superconducting microwave circuits at the Future Aerospace Science and Technology Center. Also in 2000, he was an intern at the General Electric Corporate Research Division, where he worked on the characterization and reliability of ASICs and was involved in statistical simulations to evaluate the robustness of circuit components used in medical devices.

Brown can be reached by e-mail at philip. brown@freescale.com.

Brian Butcher joined the Motorola Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1997 as a process engineer for thin-film deposition, ion implantation, and plasma-etch development. Since 1999, he has been engaged in MRAM process development and integration. He received a BS degree in chemical engineering from Arizona State University in 1996.

Butcher can be reached by e-mail at



**Brian Butcher** 





company located in Los Angeles focusing on organic transistors for displays and organic RFID applications.

Brad N. Engel

Yang can be reached by e-mail at yangy@ ucla.edu. Information on his research group can be found on the Web at http://www.seas. ucla.edu/yylabs/.

## Johan Åkerman re-

ceived the Ingenieur Physicien Diplome from École Polytechnique Fédérale de Lausanne, Switzerland, in 1994; an MSc degree in physics from Lund Institute of



Technology, Sweden, in 1996; and a PhD degree in materials physics from the Royal Institute of Technology in Stockholm in 1998. From 1999 to 2001, he was a postdoctoral fellow at the University of California, San Diego. In 2001, he joined the MRAM Group at Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.). where he is currently a senior staff scientist in the Spintronics Device Physics Group, working on MRAM device physics and reliability.



Antonio R. Gallo

Åkerman can be reached by e-mail at johan.akerman@ freescale.com.

Yoshihiro Arimoto received a BS degree in electronic engineering from Nagoya Institute of Technology, and MS and PhD degrees in physical electronic engineering from the Tokyo Institute of Technology in 1977 and 1994, respectively. In 1977, he joined Fujitsu Laboratories Ltd. in Kawasaki, Japan, and has been engaged in research on silicon-oninsulator technology,



Greg Grynkewich



Stephen Hudgens



Hiroshi Ishiwara



Jason Janesky



**Brian Johnson** 



Jon M. Slaughter

Paper Awards from IEEE. He served as general and technical chairman of the IEEE Non-Volatile Semiconductor Memory Workshop.

Fazio can be reached by e-mail at al.fazio@ intel.com.

Antonio R. Gallo is the director of engineering for ZettaCore Inc., where he has responsibility for developing processes for molecular memories compatible with full-scale production. Before joining ZettaCore, he was the lead process integrator for advanced DRAM and flash memory products at Dominion Semiconductor, a joint venture between IBM and Toshiba. He also served as senior manager for technology transfer and chief technical advisor to the president and CEO and was lithography engineering manager during the startup of the fabricator. During this tenure, Gallo completed the requirements to be



Craig W. Rhodine

Brian.Butcher@ freescale.com.

Srinivas Pietambaram

Renu W. Dave received a BS degree in metallurgical engineering from Punjab Engineering College, India, in 1994, and an MS degree in materials science from the University of Wisconsin in 1996, where she worked on sputter-deposited nanolaminate films. She joined Freescale Semiconductor Inc. (then Motorola's Semiconductor Products Sector) in 1996 and is currently working as a materials research engineer involved in MRAM materials development. She has over 20 publications and holds several patents.

Dave can be reached by e-mail at renuwdave@ freescale.com.

Mark DeHerrera graduated from Arizona State University in 1997 with a BSE degree in electrical engineering, receiving the Distinguished Senior Award from the depart-

ment. He joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1997 and is presently a device engineer working on MRAM testing and characterization in the Embedded Memory Center. He is also nearing completion of a master's degree in electrical engineering from ASU.

DeHerrera can be reached by e-mail at Mark.D@freescale.com.

Mark Durlam received an MEng degree in electrical engineering from Utah State University in 1987. He joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1992, where he worked in the compound semiconductor facility on implanted MESFETs (metal semiconductor field-effect transistors) and PHEMT (pseudomorphic high-electronmobility transistor) devices. He is currently

Nicholas D. Rizzo a senior staff engineer working on MRAM devices in the Embedded Memory Center. Durlam can be

reached by e-mail at Mark.Durlam@ freescale.com.

Brad N. Engel received BS and PhD degrees in physics from the University of Florida in 1981 and 1988, respectively, concentrating on ultralow-temperature quantum fluids. He then joined the research faculty at the Optical Sciences Center at the University of Arizona, specializing in artificially structured magnetic thin-film growth and behavior. In 1995, he moved to Storage Technology Corporation as the lead R&D engineer for GMR spin-valve recording heads for tape applications. He joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1999 and is presently manager of



Helena Silva

the MRAM Device Physics Group, concentrating on magnetic switching and scalability. Engel can be reached by e-mail at Brad.Engel@ freescale.com.

Al Fazio is a senior principal engineer at Intel Corporation, where he is currently responsible for Intel's advanced flash memory cell development. He received a BSc degree in physics from the State University of New York at Stony Brook in 1982 and joined Intel the same year. He has been involved in development programs for memory technologies including SRAM, EPROM, E2PROM, NVRAM, and flash. He was responsible for the technology development of the Intel StrataFlash<sup>™</sup> memory. He holds 24 patents in the field of nonvolatile memory and has authored or co-authored more than a dozen technical papers, two of which received Outstanding

**MRS BULLETIN/NOVEMBER 2004** 



Moon Kyung Kim



Werner G. Kuhr



Arvind Kumar



Liping Ma



Robert W. G. Manning



Ken Smith

Six Sigma Institute Black Belt Certified, a professional certification. Previously, he was an advisory engineer at IBM's East Fishkill facility, with the responsibility of developing deep-ultraviolet lithography processes for the 64 Mbit DRAM alliance among IBM, Siemens, and Toshiba, and he served as an advisor to IBM's strategic equipment council as well as its patent review board. Gallo also served as process manager of IBM's Advanced Packaging Facility at the T.J. Watson Research Center in Yorktown Heights, N.Y. Prior to joining IBM, Gallo had responsibility for the development of plasma-etch processes in support of Eastman Kodak's semiconductor sensor chips for electronic cameras. Gallo has published over 15 scientific papers, has been issued five U.S. patents, and has been an invited speaker at numerous symposia



Jijun Sun

and workshops worldwide. He earned a BS degree in chemistry from the University of New York at Binghamton and MS and PhD degrees in chemistry from the University of California at Berkeley.

Greg Grynkewich earned a PhD degree in chemistry from Northwestern University in 1975, where he studied fluxional organometallic molecules using dynamic NMR spectroscopy. After working at Olin and Micron, he joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1989, working on plasmaetch process development. He later moved into yield enhancement and then to process integration, where he has co-developed various CMOS and BiCMOS products. He is currently a distinguished member of the technical staff as well as process integration manager for



Saied Tehrani

MRAM development in Freescale's Technology Solutions Organization. He has published more than 30 papers and holds six patents.

Grynkewich can be reached by e-mail at greg.grynkewich@ freescale.com.

Stephen Hudgens is director of research and chief technical officer at Ovonyx Inc. His research interest is primarily in the electrical properties of amorphous tetrahedral and chalcogenide alloy semiconductors, and he has been involved in the commercialization of a number of amorphous semiconductor-based technologies, including thin-film amorphous silicon solar cells and photoreceptor drums and chalcogenide alloy nonvolatile memory devices.

Hudgens received a PhD degree in physics from the University of Chicago in 1976. He was a postdoctoral fellow at MIT and a senior re-



Sandip Tiwari

search physicist at Eastman Kodak Research Labs prior to joining the staff of Energy Conversion Devices in 1980. He was director of research at Energy Conversion Devices in 1999 when Ovonyx was formed. He is a member of the American Physical Society and the Materials Research Society.

Hudgens can be reached by e-mail at shudgens@ovonyx.com.

Hiroshi Ishiwara is a professor and dean of the Interdisciplinary Graduate School of Science and Engineering at the Tokyo Institute of Technology (TIT). His research interests are in the areas of device and process technologies in integrated circuits with a focus on ferroelectric memories. He received BS, MS, and PhD degrees in electronic engineering from TIT in 1968, 1970, and 1973, respectively. He joined the TIT engineering faculty



Jianhua Wu

as a research associate in 1973; he became an associate professor of the Interdisciplinary Graduate School of Science and Engineering in 1976, a professor in the Precision and Intelligence Laboratory in 1989, and served as a professor in the Frontier Collaborative Research Center from 1998 to 2004. He was appointed to his current position in April of this year.

Ishiwara has been awarded the Japan IBM Science Prize, the Inoue Prize for Science, the Ichimura Prizes in Technology-Meritorious Achievement Prize, the International Symposium on Integrated Ferroelectrics 2000 Honors, and the Purple Ribbon Medal from the Japanese government. He is a fellow of IEEE and IEICE and a member of the Materials Research Society, the Electrochemical Society, the Japan Society of Applied Physics, and the Institute of Electrical Engineers of Japan.

Ishiwara can be reached by e-mail at ishiwara@pi.titech.ac.jp.

Jason Janesky received a BS degree in engineering physics from the University of Arizona in 1994 and an MS degree in solid-state physics from Oregon State University in 1998, where he worked on NMR studies of electroluminescent phosphor candidates for LCD displays. He joined the MRAM project at Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1999 and is presently a magnetics characterization engineer in the Spintronics Device Physics Group.

Janesky can be reached by e-mail at Jason.Janesky@ freescale.com.

Brian Johnson is a senior design engineer at Intel Corporation. His engineering work at Intel began with flash memory characterization and development, followed by device and process enhancement on four generations of Pentium microprocessors. In recent years, he has pursued advanced memory development with chalcogenide phase-change materials in a joint development program between Intel and Ovonyx Inc. Earlier work at Fairchild Research Center, ATT Technologies, and Solar Energy Systems involved light-wave devices with III-V materials and photovoltaic II-VI devices. He received an MS degree in physics from Wayne State University in 1971.

Johnson can be reached by e-mail at Brian.G. Johnson@intel.com. **Moon Kyung Kim** received BS and MS degrees in electrical engineering with honors from

Hanyang University, Seoul, in 1997 and then joined Samsung Advanced Institute of Technology as a member of technical staff. In 1999, he received an award for the best performance project at Samsung. He is currently working toward a PhD degree in electrical and computer engineering at Cornell University. His early work focused on singleelectron transistors and nanoscale quantum devices; his current interests are in nanoscale devices and the physics of quantum devices.

Kim can be reached by e-mail at mkk23@ cornell.edu.

Werner G. Kuhr, vice president of research at ZettaCore Inc., was previously a professor of chemistry at the University of California, Riverside. Kuhr earned BS and MS degrees in chemistry from Stevens Institute of Technology (1980-1982). He also worked as a research chemist in analytical development at Merck until 1982. Kuhr received his PhD degree in chemistry from Indiana University (1986), then spent one year as a NATO postdoctoral fellow at the University of Groningen, the Netherlands, followed by a year as an Ames Laboratory postdoctoral fellow at Iowa State University. He joined the chemistry faculty at UCR as an assistant professor in 1988 and was promoted through the ranks to full professor (1998). He founded and served as director of the UCR Microfabrication Facility (1999-2002) and was a founding member of the UCR Genomics

Institute. His research has focused on the development of micro- and nanoscale techniques for the design and characterization of electrochemical devices.

Kuhr has published more than 90 scientific papers, delivered over 100 invited lectures at conferences and universities around the world, and holds 10 U.S. and international patents. He currently serves on the board of directors of the Society of Electroanalytical Chemistry. He has been the recipient of a number of awards, including a Presidential Young Investigator Award from the National Science Foundation (1989); a Young Investigator Award from the Society of Electroanalytical Chemistry (1993); the Jubilee Silver Medal from the Chromatographic Society, England (1994); and he was named a Tour Speaker for the Society of Analytical Spectroscopy (1994).

Kuhr can be reached by e-mail at Werner. Kuhr@zettacore.com.

Arvind Kumar received a BTech degree from the Indian Institute of Technology, Kanpur, in 1999. He is currently pursuing a PhD degree in electrical and computer engineering at Cornell University. His primary research interests include modeling and experimental investigation of scalable nonvolatile memory structures and faulttolerant architectures in CMOS integration.

Kumar can be reached by e-mail at ak226@ cornell.edu.

Liping Ma is a staff research scientist in the Department of Materials Science and Engineering at the University of Cali-

fornia, Los Angeles. His current research is in high-performance organic electronic devices. During the past four years, he has invented two types of organic memory devices, a highspeed and high-power organic diode, and a novel vertical organic transistor. Prior to joining UCLA, he spent four years at the Chinese Academy of Sciences (CAS) as an associate professor, where he worked on nanometerscale information storage. He achieved data recording by using scanning probe microscopy with recording marks of ~1 nm in 1996; this work was selected as fourth in China's Top Ten Advances in Sciences and Technologies for 1997. He earned his PhD degree at the Institute of Physics of CAS in 1995. In his PhD research on high- $T_c$  superconductors, he discovered "the relaxation of resistivity," a new method for the study of the mixed state in high- $T_c$  superconductors, and established a theory for his experimental observation.

Ma can be reached by e-mail at lma@ucla.edu.

Robert W.G. Manning joined ZettaCore Inc. with more than 22 years of experience in semiconductor design and design management. His most recent experience comes from 12 years with Cypress Semiconductor at their design center in Colorado Springs, where he worked on the development of SONOS, SRAM, and multiported SRAM technologies. Previously, he worked at INOVA Corporation, United Technologies Micro-Electronics Center, and INMOS.

Manning earned BS and MS degrees in electrical engineering (1975–1980) from the University of Arkansas, Fayetteville.

Srinivas Pietambaram received a BE degree in metallurgical engineering from the Regional Engineering College, Rourkela, India, in 1996, and MS and PhD degrees in materials science and engineering from the University of Florida, Gainesville, in 2000 and 2001, respectively, for his work on pulsed-laserdeposited colossal magnetoresistive thin films. In 2001, he joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.), where he is currently a senior staff engineer working on MRAM in the Magnetic Materials and Structures Group.

Pietambaram can be reached by e-mail at srinivas.pietambaram@ freescale.com.

Craig W. Rhodine is vice president of engineering at ZettaCore Inc. He was most recently the chief operating officer for Ramtron International Corporation, a semiconductor technology company. There, he grew sales of Ramtron's proprietary memory products from ~\$3 million to over \$13 million quarterly. Previously, Rhodine was president of Enhanced Memory Systems Inc., a specialty semiconductor memory company owned by Ramtron and Infineon Technologies. Prior to Ramtron and Enhanced Memory Systems, Rhodine was employed by Texas Instruments, where he was a member of the group technical staff involved in memory product development.

Rhodine holds three patents and received his BS degree in electrical engineering from the University of Wyoming.

Nicholas D. Rizzo received a BS degree in physics from the University of Virginia in 1991 and a PhD degree in physics from Yale University in 1997 for his research on the effect of ferromagnetic inclusions in superconducting wires. Following graduation, he was a National Research Council postdoctoral fellow at the National Institute of Standards and Technology in Boulder, where he focused on highspeed switching and thermal stability in magnetic disk media. He joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1999, where he is currently a principal staff scientist working on MRAM in the Spintronics Device Physics Group.

Rizzo can be reached by e-mail at Nick.Rizzo@ freescale.com.

Helena Silva earned a BSE degree in engineering physics in 1998 from the Technical University of Lisbon, Portugal, and an MS degree in applied physics in 2002 from Cornell University. She is currently pursuing a PhD degree in applied physics at Cornell, working on defects-based memories for scalable semiconductor nonvolatile memory technology.

Silva can be reached by e-mail at hgs@cornell.edu.

**Jon M. Slaughter** is a distinguished member of the technical staff and magnetic materials and structures manager for

MRAM development at Freescale Semiconductor Inc. (formerly Motorola's Semiconductor Products Sector). He and his team are responsible for developing materials and processes for the magnetic tunnel junction (MTJ) film stack that is at the heart of the MRAM bit cell. Prior to joining Motorola in 1996, Slaughter was an associate research professor at the University of Arizona's Optical Sciences Center, specializing in the effects of film growth and microstructure on the properties of ultrathin metallic films and multilayers. Slaughter earned a PhD degree in physics from Michigan State University in 1988, where he was awarded the Sherwood K. Haynes Award for his research on the structure and transport properties of magnetic multilayers. He holds 17 patents and has more than 80 publications. Slaughter is a member of the Materials Research Society and has been active in a variety of international organizations and conferences, serving many times as conference chair, program committee member, session chair, or invited speaker.

Slaughter can be reached by e-mail at jon.slaughter@freescale. com.

Ken Smith received BS and MS degrees in chemistry from Arizona State University in 1992 and 1995, respectively. He joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1995 as a process engineer working in photolithography, plasma-etch development, diffusion, and epitaxial deposition. He joined Motorola's Advanced Reticle Technology development in 1999. He began working on MRAM process development and integration in 2001.

Smith can be reached by e-mail at Ken.H. Smith@freescale.com.

Jijun Sun received BS and MS degrees in physics from Lanzhou University, China, in 1990 and 1993, respectively, and a PhD degree in physics from the Institute of Physics, Chinese Academy of Sciences, in 1996. He was then a postdoctoral fellow at INESC Microsystems and Nanotechnologies in Lisbon, Portugal, where he focused on the magnetoresistance effect in magnetic tunnel junctions. In 1999, he moved to TDK Corporation, Japan, as a staff engineer, developing high-density recording heads. He joined Motorola's Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 2001 and is currently a principal staff scientist working on MRAM materials and process development. Sun can be reached by

e-mail at jijun.sun@ freescale.com.

Saied Tehrani received a BS degree from the University of North Carolina, Charlotte, in 1981, and MS and PhD degrees in electrical engineering from the University of Florida, Gainesville, in 1982 and 1985, respectively. He joined Motorola in 1985 and was involved in the device and process research and development of heterojunction devices for high-efficiency and

low-power applications and their transfer into production for wireless applications. He started working on MRAM in the Semiconductor Products Sector (now Freescale Semiconductor Inc.) in 1995. He is currently director of MRAM technology at the Embedded Memory Center.

Tehrani can be reached by e-mail at saied. tehrani@freescale.com.

Sandip Tiwari is a professor of electrical and computer engineering at Cornell University, Lester B. Knight Director of the Cornell NanoScale Facility, and director of the National Nanotechnology Infrastructure Network. His current research interests are in small devices and their circuits, and in ideas and technologies that allow their functional integration. Among his contributions and inventions are nanocrystal and quantum-dot low-power embedded memories, power-adaptive technologies, vertical transistors in multi-Gbit DRAM memories, and the technology of heterostructure bipolar transistors used in wireless applications. His fundamental contributions include an understanding of heterostructure bipolar transistors, particularly the alloy barrier effect and surface recombination; gain compression with multidimensional confinement in semiconductor lasers; and the physics of operation in memories employing confinement for storage. Tiwari has been a research staff member and manager for exploratory devices and device modeling at IBM, has held visiting and adjunct

faculty appointments at the University of Michigan and Columbia University, and is a fellow of IEEE and APS. He received the Young Scientist Award (1991) from the Institute of Physics, and the Distinguished Alumnus Award from the Indian Institute of Technology, Kanpur, in 2003. He is author of the text Compound Semiconductor Device Physics and is the founding editor-in-chief of IEEE Transactions on Nanotechnology.

Tiwari can be reached by e-mail at st222@ cornell.edu.

Jianhua Wu received a PhD degree in the theoretical study of giant magnetoresistance in magnetic multilayers from the Institute of Physics, Chinese Academy of Sciences, in 1995. He worked in the Department of Physics at Peking University (1995–1998) and was a research scientist in the Department of Physics at Humboldt University in Berlin (1998-1999). His research during this time included theoretical studies of the properties of magnetic thin films, the Curie temperature shift in these systems, and the perpendicular anisotropy of magnetic thin films. In 2003, he was a postdoctoral researcher at the University of California, Los Angeles, where he worked on the theoretical mechanism for organic bistable devices. He is currently a research associate in the Department of Physics at Jackson State University.

Wu can be reached by e-mail at jhwu@ twister.jsums.edu. □

MRS BULLETIN/NOVEMBER 2004

## www.mrs.org/publications/bulletin